Abstract:The scheme realizes the extraction of bit synchronization clock based on FPGA under the condition of analyzing signal transmission in simulation channel. Among them, the shaping circuit uses hysteresis comparator to improve the anti-interference ability of the system. The average design of high and low level counting solves the problem of different widths ofhigh and low level caused by the front circuit and improves the accuracy and stability of clock extraction. Through measurement, the error of the extracted bit synchronization clock is less than 1%, and its jitter is less than 10% of a bit synchronization cycle.